index
:
linux
WIP-syscall
master
mmu_gather-race-fix
n900-dt
n900-dt-with-ssi
n900-dts-twl5030
n900-modem-rework
n900-omapdrm
next
proc-cmdline
sc18is600
ssi
ssi-cleaned
ssi-cleaned-dt
ssi-cleaned-dt2
ssi-cleaned-dt3
tty-splice
twl4030-madc-cleanup
Linux Kernel (branches are rebased on master from time to time)
Linus Torvalds
summary
refs
log
tree
commit
diff
stats
log msg
author
committer
range
path:
root
/
drivers
/
clk
/
meson
/
meson8b.h
Age
Commit message (
Expand
)
Author
Files
Lines
2019-06-11
clk: meson: meson8b: add the cts_i958 clock
Martin Blumenstingl
1
-1
/
+1
2019-06-11
clk: meson: meson8b: add the cts_mclk_i958 clocks
Martin Blumenstingl
1
-1
/
+4
2019-06-11
clk: meson: meson8b: add the cts_amclk clocks
Martin Blumenstingl
1
-1
/
+4
2019-04-01
clk: meson: meson8b: add the video decoder clock trees
Martin Blumenstingl
1
-1
/
+16
2019-04-01
clk: meson: meson8b: add the VPU clock trees
Martin Blumenstingl
1
-1
/
+8
2019-04-01
clk: meson: meson8b: add support for the GP_PLL clock on Meson8m2
Martin Blumenstingl
1
-1
/
+4
2019-02-13
clk: meson: meson8b: fix the naming of the APB clocks
Martin Blumenstingl
1
-1
/
+1
2019-01-07
clk: meson: meson8b: add the GPU clock tree
Martin Blumenstingl
1
-1
/
+8
2018-12-03
clk: meson: meson8b: add the read-only video clock trees
Martin Blumenstingl
1
-2
/
+51
2018-12-03
clk: meson: meson8b: add the fractional divider for vid_pll_dco
Martin Blumenstingl
1
-0
/
+1
2018-11-23
clk: meson: meson8b: add the CPU clock post divider clocks
Martin Blumenstingl
1
-1
/
+12
2018-11-23
clk: meson: meson8b: rename cpu_div2/cpu_div3 to cpu_in_div2/cpu_in_div3
Martin Blumenstingl
1
-2
/
+2
2018-09-26
clk: meson: clk-pll: remove od parameters
Jerome Brunet
1
-1
/
+4
2018-05-18
clk: meson: use SPDX license identifiers consistently
Jerome Brunet
1
-12
/
+1
2018-05-15
clk: meson: meson8b: add support for the NAND clocks
Martin Blumenstingl
1
-1
/
+4
2018-03-13
clk: meson: add fdiv clock gates
Jerome Brunet
1
-1
/
+6
2018-03-13
clk: meson: add mpll pre-divider
Jerome Brunet
1
-1
/
+2
2018-03-13
clk: meson: rework meson8b cpu clock
Jerome Brunet
1
-1
/
+6
2018-03-13
clk: meson: split divider and gate part of mpll
Jerome Brunet
1
-1
/
+5
2017-08-04
clk: meson: meson8b: register the built-in reset controller
Martin Blumenstingl
1
-1
/
+8
2017-08-04
clk: meson8b: expose every clock in the bindings
Jerome Brunet
1
-99
/
+4
2017-06-12
clk: meson8b: export the ethernet gate clock
Martin Blumenstingl
1
-1
/
+1
2017-06-12
clk: meson8b: export the USB clocks
Martin Blumenstingl
1
-5
/
+5
2017-06-12
clk: meson8b: export the gate clock for the HW random number generator
Martin Blumenstingl
1
-1
/
+1
2017-06-12
clk: meson8b: export the SDIO clock
Martin Blumenstingl
1
-1
/
+1
2017-06-12
clk: meson8b: export the SAR ADC clocks
Martin Blumenstingl
1
-2
/
+2
2017-03-27
clk: meson8b: add the mplls clocks 0, 1 and 2
Jerome Brunet
1
-1
/
+19
2016-09-01
meson: clk: Add support for clock gates
Alexander Müller
1
-0
/
+5
2016-09-01
clk: meson: Copy meson8b CLKID defines to private header file
Alexander Müller
1
-0
/
+107
2016-09-01
meson: clk: Rename register names according to Amlogic datasheet
Alexander Müller
1
-6
/
+5
2016-09-01
meson: clk: Move register definitions to meson8b.h
Alexander Müller
1
-0
/
+40