summaryrefslogtreecommitdiffstats
path: root/include/dt-bindings/clock/qcom,dispcc-sdm845.h
blob: 11eed4bc964646e9553ff76a29457b050caa2471 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
/* SPDX-License-Identifier: GPL-2.0 */
/*
 * Copyright (c) 2018, The Linux Foundation. All rights reserved.
 */

#ifndef _DT_BINDINGS_CLK_SDM_DISP_CC_SDM845_H
#define _DT_BINDINGS_CLK_SDM_DISP_CC_SDM845_H

/* DISP_CC clock registers */
#define DISP_CC_MDSS_AHB_CLK					0
#define DISP_CC_MDSS_AXI_CLK					1
#define DISP_CC_MDSS_BYTE0_CLK					2
#define DISP_CC_MDSS_BYTE0_CLK_SRC				3
#define DISP_CC_MDSS_BYTE0_INTF_CLK				4
#define DISP_CC_MDSS_BYTE1_CLK					5
#define DISP_CC_MDSS_BYTE1_CLK_SRC				6
#define DISP_CC_MDSS_BYTE1_INTF_CLK				7
#define DISP_CC_MDSS_ESC0_CLK					8
#define DISP_CC_MDSS_ESC0_CLK_SRC				9
#define DISP_CC_MDSS_ESC1_CLK					10
#define DISP_CC_MDSS_ESC1_CLK_SRC				11
#define DISP_CC_MDSS_MDP_CLK					12
#define DISP_CC_MDSS_MDP_CLK_SRC				13
#define DISP_CC_MDSS_MDP_LUT_CLK				14
#define DISP_CC_MDSS_PCLK0_CLK					15
#define DISP_CC_MDSS_PCLK0_CLK_SRC				16
#define DISP_CC_MDSS_PCLK1_CLK					17
#define DISP_CC_MDSS_PCLK1_CLK_SRC				18
#define DISP_CC_MDSS_ROT_CLK					19
#define DISP_CC_MDSS_ROT_CLK_SRC				20
#define DISP_CC_MDSS_RSCC_AHB_CLK				21
#define DISP_CC_MDSS_RSCC_VSYNC_CLK				22
#define DISP_CC_MDSS_VSYNC_CLK					23
#define DISP_CC_MDSS_VSYNC_CLK_SRC				24
#define DISP_CC_PLL0						25
#define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC				26
#define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC				27

/* DISP_CC Reset */
#define DISP_CC_MDSS_RSCC_BCR					0

/* DISP_CC GDSCR */
#define MDSS_GDSC						0

#endif