index
:
linux
WIP-syscall
master
mmu_gather-race-fix
n900-dt
n900-dt-with-ssi
n900-dts-twl5030
n900-modem-rework
n900-omapdrm
next
proc-cmdline
sc18is600
ssi
ssi-cleaned
ssi-cleaned-dt
ssi-cleaned-dt2
ssi-cleaned-dt3
tty-splice
twl4030-madc-cleanup
Linux Kernel (branches are rebased on master from time to time)
Linus Torvalds
summary
refs
log
tree
commit
diff
stats
log msg
author
committer
range
path:
root
/
drivers
/
clk
/
hisilicon
Age
Commit message (
Expand
)
Author
Files
Lines
2016-07-06
clk: hi6220: Change syspll and media_syspll clk to 1.19GHz
Xinliang Liu
1
-2
/
+2
2016-06-30
clk: hisilicon: hi3519: add driver remove path and fix some issues
Jiancheng Xue
1
-16
/
+100
2016-06-30
clk: hisilicon: add hisi_clk_unregister_* functions
Jiancheng Xue
1
-0
/
+21
2016-06-30
clk: hisilicon: add error processing for hisi_clk_register_* functions
Jiancheng Xue
2
-15
/
+55
2016-06-30
clk: hisilicon: add hisi_clk_alloc function.
Jiancheng Xue
2
-0
/
+32
2016-06-30
reset: hisilicon: change the definition of hisi_reset_init
Jiancheng Xue
3
-13
/
+13
2016-06-30
Merge branch 'clk-hi6220-rtc' into clk-next
Stephen Boyd
1
-0
/
+2
2016-06-30
clk: hi6220: Add RTC clock for pl031
Zhangfei Gao
1
-0
/
+2
2016-06-20
clk: hi6220: fix missing clk.h include
Ben Dooks
1
-0
/
+2
2016-05-06
clk: hisilicon: add CRG driver for hi3519 soc
Jiancheng Xue
3
-0
/
+140
2016-05-06
clk: hisilicon: export some hisilicon APIs to modules
Jiancheng Xue
2
-15
/
+22
2016-05-06
reset: hisilicon: add reset controller driver for hisilicon SOCs
Jiancheng Xue
4
-0
/
+178
2016-03-02
clk: hisilicon: Remove CLK_IS_ROOT
Stephen Boyd
5
-56
/
+56
2015-09-17
clk: Remove unneeded semicolons
Javier Martinez Canillas
1
-1
/
+1
2015-09-03
clk: Hi6220: separately build stub clock driver
Leo Yan
2
-2
/
+9
2015-08-24
clk: Hi6220: add stub clock driver
Leo Yan
3
-2
/
+278
2015-08-03
clk: hisi: refine parameter checking for init
Leo Yan
1
-8
/
+3
2015-07-28
Merge branch 'cleanup-clk-h-includes' into clk-next
Stephen Boyd
4
-8
/
+1
2015-07-27
clk: fix some determine_rate implementations
Boris Brezillon
1
-1
/
+1
2015-07-27
clk: change clk_ops' ->determine_rate() prototype
Boris Brezillon
1
-22
/
+17
2015-07-20
clk: hisilicon: Remove clk.h include
Stephen Boyd
4
-8
/
+1
2015-06-04
clk: make several parent names const
Uwe Kleine-König
3
-39
/
+39
2015-06-03
Merge branch 'clk-next-hi6220' into clk-next
Michael Turquette
6
-12
/
+505
2015-06-03
clk: hi6220: Clock driver support for Hisilicon hi6220 SoC
Bintian Wang
6
-1
/
+494
2015-06-03
clk: hisilicon: Remove __init for marking function prototypes
Bintian Wang
1
-11
/
+11
2015-05-14
clk: hix5hd2: Silence sparse warnings
Stephen Boyd
1
-2
/
+3
2015-04-12
clk: don't use __initconst for non-const arrays
Uwe Kleine-König
2
-38
/
+38
2015-02-02
clk: Add rate constraints to clocks
Tomeu Vizoso
1
-0
/
+2
2014-12-03
clk: Change clk_ops->determine_rate to return a clk_hw as the best parent
Tomeu Vizoso
1
-1
/
+1
2014-11-19
clk: hi3620: Move const initdata into correct code section
Bintian Wang
1
-35
/
+35
2014-09-28
clk: hix5hd2: add I2C clocks
Wei Yan
1
-0
/
+25
2014-09-28
clk: hix5hd2: add watchdog0 clocks
Guoxiong Yan
1
-0
/
+5
2014-09-28
clk: hix5hd2: add sd clk
Jiancheng Xue
1
-6
/
+15
2014-09-28
clk: hix5hd2: add complex clk
Zhangfei Gao
1
-0
/
+181
2014-05-12
clk: hisi: add clk-hix5hd2.c
Zhangfei Gao
2
-0
/
+102
2014-05-12
clk: hisi: add hisi_clk_register_gate
Zhangfei Gao
2
-0
/
+30
2014-05-12
clk: hisi: use clk_register_mux_table in hisi_clk_register_mux
Zhangfei Gao
2
-5
/
+9
2014-03-20
clk: hisilicon: fix warning from smatch
Zhangfei Gao
1
-8
/
+7
2014-03-19
Merge tag 'clk-hisi' of https://git.kernel.org/pub/scm/linux/kernel/git/hzhua...
Mike Turquette
5
-39
/
+128
2014-03-19
clk: hisi: remove static variable
Haojian Zhuang
4
-42
/
+72
2014-03-19
clk: hip04: add clock driver
Haojian Zhuang
2
-1
/
+58
2014-03-19
clk: hisi: assign missing clk to table
Haojian Zhuang
1
-0
/
+2
2014-02-26
clk: hisilicon: add hi3620_mmc_clks
Zhangfei Gao
1
-0
/
+274
2013-12-11
clk: hi3620: add gate clock flag
Haojian Zhuang
1
-59
/
+59
2013-12-11
clk: hi3620: fix wrong flags on divider
Haojian Zhuang
1
-11
/
+11
2013-12-04
clk: hisilicon: add common clock support
Haojian Zhuang
5
-0
/
+651