summaryrefslogtreecommitdiffstats
path: root/drivers/i2c/busses/i2c-exynos5.c
diff options
context:
space:
mode:
authorSam Protsenko <semen.protsenko@linaro.org>2021-12-04 23:58:15 +0200
committerWolfram Sang <wsa@kernel.org>2021-12-09 10:05:04 +0100
commitea8491a28b849cd3539c7dfa20bb801cf0389915 (patch)
tree0a9d0a00f9f5167190c2071d89804fbc1dd7117c /drivers/i2c/busses/i2c-exynos5.c
parentbd5f985dc51875b1ca8b28a02952f3fa8864a506 (diff)
downloadlinux-ea8491a28b849cd3539c7dfa20bb801cf0389915.tar.bz2
dt-bindings: i2c: exynos5: Add bus clock
In new Exynos SoCs (like Exynos850) where HSI2C is implemented as a part of USIv2 block, there are two clocks provided to HSI2C controller: - PCLK: bus clock (APB), provides access to register interface - IPCLK: operating IP-core clock; SCL is derived from this one Both clocks have to be asserted for HSI2C to be functional in that case. Modify bindings doc to allow specifying bus clock in addition to already described operating clock. Signed-off-by: Sam Protsenko <semen.protsenko@linaro.org> Reviewed-by: Krzysztof Kozlowski <krzysztof.kozlowski@canonical.com> Signed-off-by: Wolfram Sang <wsa@kernel.org>
Diffstat (limited to 'drivers/i2c/busses/i2c-exynos5.c')
0 files changed, 0 insertions, 0 deletions