summaryrefslogtreecommitdiffstats
path: root/include/dt-bindings/clock/r8a7796-cpg-mssr.h
blob: e6087f2f7e3aff4adcb4bf7ec6c949242e68d44a (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
/* SPDX-License-Identifier: GPL-2.0+
 *
 * Copyright (C) 2016 Renesas Electronics Corp.
 */
#ifndef __DT_BINDINGS_CLOCK_R8A7796_CPG_MSSR_H__
#define __DT_BINDINGS_CLOCK_R8A7796_CPG_MSSR_H__

#include <dt-bindings/clock/renesas-cpg-mssr.h>

/* r8a7796 CPG Core Clocks */
#define R8A7796_CLK_Z			0
#define R8A7796_CLK_Z2			1
#define R8A7796_CLK_ZR			2
#define R8A7796_CLK_ZG			3
#define R8A7796_CLK_ZTR			4
#define R8A7796_CLK_ZTRD2		5
#define R8A7796_CLK_ZT			6
#define R8A7796_CLK_ZX			7
#define R8A7796_CLK_S0D1		8
#define R8A7796_CLK_S0D2		9
#define R8A7796_CLK_S0D3		10
#define R8A7796_CLK_S0D4		11
#define R8A7796_CLK_S0D6		12
#define R8A7796_CLK_S0D8		13
#define R8A7796_CLK_S0D12		14
#define R8A7796_CLK_S1D1		15
#define R8A7796_CLK_S1D2		16
#define R8A7796_CLK_S1D4		17
#define R8A7796_CLK_S2D1		18
#define R8A7796_CLK_S2D2		19
#define R8A7796_CLK_S2D4		20
#define R8A7796_CLK_S3D1		21
#define R8A7796_CLK_S3D2		22
#define R8A7796_CLK_S3D4		23
#define R8A7796_CLK_LB			24
#define R8A7796_CLK_CL			25
#define R8A7796_CLK_ZB3			26
#define R8A7796_CLK_ZB3D2		27
#define R8A7796_CLK_ZB3D4		28
#define R8A7796_CLK_CR			29
#define R8A7796_CLK_CRD2		30
#define R8A7796_CLK_SD0H		31
#define R8A7796_CLK_SD0			32
#define R8A7796_CLK_SD1H		33
#define R8A7796_CLK_SD1			34
#define R8A7796_CLK_SD2H		35
#define R8A7796_CLK_SD2			36
#define R8A7796_CLK_SD3H		37
#define R8A7796_CLK_SD3			38
#define R8A7796_CLK_SSP2		39
#define R8A7796_CLK_SSP1		40
#define R8A7796_CLK_SSPRS		41
#define R8A7796_CLK_RPC			42
#define R8A7796_CLK_RPCD2		43
#define R8A7796_CLK_MSO			44
#define R8A7796_CLK_CANFD		45
#define R8A7796_CLK_HDMI		46
#define R8A7796_CLK_CSI0		47
#define R8A7796_CLK_CSIREF		48
#define R8A7796_CLK_CP			49
#define R8A7796_CLK_CPEX		50
#define R8A7796_CLK_R			51
#define R8A7796_CLK_OSC			52

#endif /* __DT_BINDINGS_CLOCK_R8A7796_CPG_MSSR_H__ */