summaryrefslogtreecommitdiffstats
path: root/drivers/gpu/drm/amd/display/dc/core/dc_surface.c
diff options
context:
space:
mode:
authorManasi Navare <manasi.d.navare@intel.com>2020-12-04 12:58:04 -0800
committerRodrigo Vivi <rodrigo.vivi@intel.com>2020-12-08 07:03:49 -0800
commitf6cbe49be65ed800863ac5ba695555057363f9c2 (patch)
treefc9ef96a3da555c2fee246ee9fd0707f5dc4053b /drivers/gpu/drm/amd/display/dc/core/dc_surface.c
parent88c52d805eb61da99aa4607fb5131f41c0ff6bd4 (diff)
downloadlinux-f6cbe49be65ed800863ac5ba695555057363f9c2.tar.bz2
drm/i915/display/dp: Compute the correct slice count for VDSC on DP
This patch fixes the slice count computation algorithm for calculating the slice count based on Peak pixel rate and the max slice width allowed on the DSC engines. We need to ensure slice count > min slice count req as per DP spec based on peak pixel rate and that it is greater than min slice count based on the max slice width advertised by DPCD. So use max of these two. In the prev patch we were using min of these 2 causing it to violate the max slice width limitation causing a blank screen on 8K@60. Fixes: d9218c8f6cf4 ("drm/i915/dp: Add helpers for Compressed BPP and Slice Count for DSC") Cc: Ankit Nautiyal <ankit.k.nautiyal@intel.com> Cc: Jani Nikula <jani.nikula@intel.com> Cc: <stable@vger.kernel.org> # v5.0+ Signed-off-by: Manasi Navare <manasi.d.navare@intel.com> Reviewed-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com> Link: https://patchwork.freedesktop.org/patch/msgid/20201204205804.25225-1-manasi.d.navare@intel.com (cherry picked from commit d371d6ea92ad2a47f42bbcaa786ee5f6069c9c14) Signed-off-by: Rodrigo Vivi <rodrigo.vivi@intel.com>
Diffstat (limited to 'drivers/gpu/drm/amd/display/dc/core/dc_surface.c')
0 files changed, 0 insertions, 0 deletions